Interleaver/De-interleaver 现金网博e百 和軟件要求

Hardware Evaluation Time Out Period * : ~ 2-3 hrs

軟件需求清單

LogiCORE™ 版本 支持 AXI4 軟件支持 支持的器件係列
Interleaver/De-interleaver v8.0 AXI-Stream
Vivado® 2021.1 Kintex® UltraScale+™
Virtex® UltraScale+
Zynq® UltraScale+
Kintex UltraScale™
Virtex UltraScale
Zynq-7000
Artix®-7
Kintex-7 / -2L
Virtex-7 / -2L / XT
Versal® ACAP
Interleaver/De-interleaver v7.1 AXI-Stream ISE® 14.2 Artix-7
Kintex-7 / -2L
Virtex-7 / -2L / XT
Virtex-6 CXT / HXT / LXT / SXT
Virtex-6 -1L
Spartan®-6 LXT / LX
Interleaver/De-interleaver v6.0 早期 ISE 14.2 Artix-7
Kintex-7 / -2L
Virtex-7 / -2L / XT
Virtex-6 CXT / HXT / LXT / SXT / -1L
Virtex-5 FXT / SXT / LXT
Virtex-5 LX
Virtex-4 FX/SX/LX
Spartan-6 LXT / LX
Spartan-3 / 3E

Download the required software from the Xilinx.comDownloadspage. For information onNew Features, Known Issues, and Patchesplease refer to theLicensing Solution Center.

* A Hardware Evaluation license for any of the IP cores above will enable you to parameterize, generate and instantiate these cores in your design. You will also be able to perform functional and timing simulation and generate a bitstream that you can use to download and configure your design in hardware.

The IP cores in this table will be fully functional in the programmed device for certain amount of time. After this time, the IP will "time out" (cease to function) and you will need to download and configure the FPGA again.