Performance and Resource Utilization for AXI-Stream FIFO v4.3

Vivado Design Suite Release 2024.1

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Artix-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_S_AXI_ID_WIDTH
C_USE_TX_CUT_THROUGH
C_DATA_INTERFACE_TYPE
C_TX_FIFO_DEPTH
C_S_AXI_DATA_WIDTH
C_S_AXI4_DATA_WIDTH
C_S_AXI_ADDR_WIDTH
C_USE_RX_CUT_THROUGH
C_USE_TX_DATA
C_USE_RX_DATA
TX_ENABLE_ECC
RX_ENABLE_ECC
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7a200t ffg1156 2 core_char_a7_1 4 0 512 32 32 32 s_axi_aclk 218 698 614 0 2 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 core_char_a7_2 4 1 512 32 32 32 s_axi_aclk 238 778 632 0 2 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 core_char_a7_3 4 1 512 32 64 32 s_axi_aclk 257 769 668 0 2 2 PRODUCTION 1.23 2018-06-13

kintex7l

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_S_AXI_ID_WIDTH
C_USE_TX_CUT_THROUGH
C_DATA_INTERFACE_TYPE
C_TX_FIFO_DEPTH
C_S_AXI_DATA_WIDTH
C_S_AXI4_DATA_WIDTH
C_S_AXI_ADDR_WIDTH
C_USE_RX_CUT_THROUGH
C_USE_TX_DATA
C_USE_RX_DATA
TX_ENABLE_ECC
RX_ENABLE_ECC
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k325tl ffg676 2L core_char_k7_1 4 0 512 32 32 32 s_axi_aclk 244 705 647 0 2 0 PRODUCTION 1.09 2013-11-03
xc7k325tl ffg676 2L core_char_k7_2 4 1 512 32 32 32 s_axi_aclk 264 786 666 0 2 0 PRODUCTION 1.09 2013-11-03
xc7k325tl ffg676 2L core_char_k7_3 4 1 512 32 64 32 s_axi_aclk 297 770 669 0 2 2 PRODUCTION 1.09 2013-11-03

Virtex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_S_AXI_ID_WIDTH
C_USE_TX_CUT_THROUGH
C_DATA_INTERFACE_TYPE
C_TX_FIFO_DEPTH
C_S_AXI_DATA_WIDTH
C_S_AXI4_DATA_WIDTH
C_S_AXI_ADDR_WIDTH
C_USE_RX_CUT_THROUGH
C_USE_TX_DATA
C_USE_RX_DATA
TX_ENABLE_ECC
RX_ENABLE_ECC
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7vx690t ffg1930 2L core_char_v7_1 4 0 512 32 32 32 s_axi_aclk 337 719 647 0 2 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1930 2L core_char_v7_2 4 1 512 32 32 32 s_axi_aclk 370 803 666 0 2 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1930 2L core_char_v7_3 4 1 512 32 64 32 s_axi_aclk 423 794 671 0 2 2 PRODUCTION 1.11 2014-09-11

Virtex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_S_AXI_ID_WIDTH
C_USE_TX_CUT_THROUGH
C_DATA_INTERFACE_TYPE
C_TX_FIFO_DEPTH
C_S_AXI_DATA_WIDTH
C_S_AXI4_DATA_WIDTH
C_S_AXI_ADDR_WIDTH
C_USE_RX_CUT_THROUGH
C_USE_TX_DATA
C_USE_RX_DATA
TX_ENABLE_ECC
RX_ENABLE_ECC
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu440 flgb2377 1 core_char_vu_1 4 0 512 32 32 32 s_axi_aclk 304 694 614 0 2 0 PRODUCTION 1.26 12-04-2018
xcvu440 flgb2377 1 core_char_vu_2 4 1 512 32 32 32 s_axi_aclk 350 778 667 0 2 0 PRODUCTION 1.26 12-04-2018
xcvu440 flgb2377 1 core_char_vu_3 4 1 512 32 64 32 s_axi_aclk 344 753 669 0 2 2 PRODUCTION 1.26 12-04-2018

Zynq-7000

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_S_AXI_ID_WIDTH
C_USE_TX_CUT_THROUGH
C_DATA_INTERFACE_TYPE
C_TX_FIFO_DEPTH
C_S_AXI_DATA_WIDTH
C_S_AXI4_DATA_WIDTH
C_S_AXI_ADDR_WIDTH
C_USE_RX_CUT_THROUGH
C_USE_TX_DATA
C_USE_RX_DATA
TX_ENABLE_ECC
RX_ENABLE_ECC
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7z100i ffv1156 2L core_char_z7_1 4 0 512 32 32 32 s_axi_aclk 324 719 614 0 2 0 PRODUCTION 1.12 2019-11-22
xc7z100i ffv1156 2L core_char_z7_2 4 1 512 32 32 32 s_axi_aclk 390 818 665 0 2 0 PRODUCTION 1.12 2019-11-22
xc7z100i ffv1156 2L core_char_z7_3 4 1 512 32 64 32 s_axi_aclk 416 793 671 0 2 2 PRODUCTION 1.12 2019-11-22

Zynq UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_S_AXI_ID_WIDTH
C_USE_TX_CUT_THROUGH
C_DATA_INTERFACE_TYPE
C_TX_FIFO_DEPTH
C_S_AXI_DATA_WIDTH
C_S_AXI4_DATA_WIDTH
C_S_AXI_ADDR_WIDTH
C_USE_RX_CUT_THROUGH
C_USE_TX_DATA
C_USE_RX_DATA
TX_ENABLE_ECC
RX_ENABLE_ECC
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu9eg ffvb1156 2 axi4_128 1 128 1 1 s_axi_aclk 582 801 739 0 6 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axi4_64 1 64 1 1 s_axi_aclk 609 804 667 0 2 2 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axi4_ecc 1 1 1 1 1 s_axi_aclk 575 838 641 0 4 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axi4_ecc_ct 1 1 64 true 1 1 1 1 s_axi_aclk 569 736 622 0 4 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axi4_noecc 1 1 1 0 0 s_axi_aclk 609 827 667 0 2 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axil_ecc 0 1 1 1 1 s_axi_aclk 490 710 623 0 4 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axil_ecc_ct 1 0 true 1 1 1 1 s_axi_aclk 516 654 578 0 4 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axil_noecc 0 1 1 0 0 s_axi_aclk 543 714 649 0 2 0 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.