Resource Utilization for UHD-SDI GT v2.1

Vivado Design Suite Release 2024.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Kintex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_SDI_MODE
C_DATA_FLOW
C_SDI_LINKS
SupportLevel
C_LINE_RATE
C_EN_PICXO_PORTS
C_GT_TX_DATAWIDTH_INTF_0
C_GT_RX_DATAWIDTH_INTF_0
C_Tx_PLL_Selection_INTF_0
C_Tx_PLL2_Selection_INTF_0
C_Rx_PLL_Selection_INTF_0
C_Rx_PLL2_Selection_INTF_0
C_GT_TX_DATAWIDTH_INTF_1
C_GT_RX_DATAWIDTH_INTF_1
C_Tx_PLL_Selection_INTF_1
C_Rx_PLL_Selection_INTF_1
C_Tx_PLL_Selection_INTF_2
C_Rx_PLL_Selection_INTF_2
C_GT_TX_DATAWIDTH_INTF_2
C_GT_RX_DATAWIDTH_INTF_2
C_Tx_PLL_Selection_INTF_3
C_Rx_PLL_Selection_INTF_3
C_Tx_PLL2_Selection_INTF_1
C_Rx_PLL2_Selection_INTF_1
C_Tx_PLL2_Selection_INTF_2
C_Rx_PLL2_Selection_INTF_2
C_GT_TX_DATAWIDTH_INTF_3
C_GT_RX_DATAWIDTH_INTF_3
C_Tx_PLL2_Selection_INTF_3
C_Rx_PLL2_Selection_INTF_3
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku15p ffva1156 3 gt_v1_0__conf_35 Duplex 1 1 12G-SDI false 40 40 1 2 1 2 40 40 1 1 1 1 40 40 1 1 2 2 2 2 40 40 2 2 drpclk_in=100 intf_0_qpll0_refclk_in=149 intf_0_qpll1_refclk_in=148 835 1072 0 0 0 PRODUCTION 1.29 05-01-2022

Virtex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_SDI_MODE
C_DATA_FLOW
C_SDI_LINKS
SupportLevel
C_LINE_RATE
C_EN_PICXO_PORTS
C_GT_TX_DATAWIDTH_INTF_0
C_GT_RX_DATAWIDTH_INTF_0
C_Tx_PLL_Selection_INTF_0
C_Tx_PLL2_Selection_INTF_0
C_Rx_PLL_Selection_INTF_0
C_Rx_PLL2_Selection_INTF_0
C_GT_TX_DATAWIDTH_INTF_1
C_GT_RX_DATAWIDTH_INTF_1
C_Tx_PLL_Selection_INTF_1
C_Rx_PLL_Selection_INTF_1
C_Tx_PLL_Selection_INTF_2
C_Rx_PLL_Selection_INTF_2
C_GT_TX_DATAWIDTH_INTF_2
C_GT_RX_DATAWIDTH_INTF_2
C_Tx_PLL_Selection_INTF_3
C_Rx_PLL_Selection_INTF_3
C_Tx_PLL2_Selection_INTF_1
C_Rx_PLL2_Selection_INTF_1
C_Tx_PLL2_Selection_INTF_2
C_Rx_PLL2_Selection_INTF_2
C_GT_TX_DATAWIDTH_INTF_3
C_GT_RX_DATAWIDTH_INTF_3
C_Tx_PLL2_Selection_INTF_3
C_Rx_PLL2_Selection_INTF_3
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu27p figd2104 1 gt_v1_0__conf_37 PICXO Duplex 2 1 3G-SDI true 20 20 2 1 2 1 20 20 2 2 2 2 20 20 2 2 1 1 1 1 20 20 1 1 drpclk_in=100 intf_0_qpll0_refclk_in=149 intf_0_qpll1_refclk_in=148 1707 2096 0 0 0 PRODUCTION 1.33 05-09-2022

Zynq UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_SDI_MODE
C_DATA_FLOW
C_SDI_LINKS
SupportLevel
C_LINE_RATE
C_EN_PICXO_PORTS
C_GT_TX_DATAWIDTH_INTF_0
C_GT_RX_DATAWIDTH_INTF_0
C_Tx_PLL_Selection_INTF_0
C_Tx_PLL2_Selection_INTF_0
C_Rx_PLL_Selection_INTF_0
C_Rx_PLL2_Selection_INTF_0
C_GT_TX_DATAWIDTH_INTF_1
C_GT_RX_DATAWIDTH_INTF_1
C_Tx_PLL_Selection_INTF_1
C_Rx_PLL_Selection_INTF_1
C_Tx_PLL_Selection_INTF_2
C_Rx_PLL_Selection_INTF_2
C_GT_TX_DATAWIDTH_INTF_2
C_GT_RX_DATAWIDTH_INTF_2
C_Tx_PLL_Selection_INTF_3
C_Rx_PLL_Selection_INTF_3
C_Tx_PLL2_Selection_INTF_1
C_Rx_PLL2_Selection_INTF_1
C_Tx_PLL2_Selection_INTF_2
C_Rx_PLL2_Selection_INTF_2
C_GT_TX_DATAWIDTH_INTF_3
C_GT_RX_DATAWIDTH_INTF_3
C_Tx_PLL2_Selection_INTF_3
C_Rx_PLL2_Selection_INTF_3
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu5ev sfvc784 1 gt_v1_0__conf_31 PICXO Duplex 1 1 3G-SDI true 20 20 1 2 1 2 20 20 1 1 1 1 20 20 1 1 2 2 2 2 20 20 2 2 drpclk_in=100 intf_0_qpll0_refclk_in=149 intf_0_qpll1_refclk_in=148 860 1052 0 0 0 PRODUCTION 1.30 05-15-2022
xczu5ev sfvc784 1 gt_v1_0__conf_32 PICXO RX_Only 3 1 3G-SDI 20 20 1 2 1 2 20 20 1 1 1 1 20 20 1 1 2 2 2 2 20 20 2 2 drpclk_in=100 intf_0_qpll0_refclk_in=149 intf_0_qpll1_refclk_in=148 2121 2633 0 0 0 PRODUCTION 1.30 05-15-2022
xczu7eg fbvb900 1LV gt_v1_0__conf_33 Duplex 1 1 6G-SDI false 40 40 1 2 1 2 40 40 1 1 1 1 40 40 1 1 2 2 2 2 40 40 2 2 drpclk_in=100 intf_0_qpll0_refclk_in=149 intf_0_qpll1_refclk_in=148 835 1072 0 0 0 PRODUCTION 1.30 05-15-2022
xqzu29dr ffrf1760 1 gt_v1_0__conf_34 Duplex 1 1 6G-SDI false 40 40 1 2 1 2 40 40 1 1 1 1 40 40 1 1 2 2 2 2 40 40 2 2 drpclk_in=100 intf_0_qpll0_refclk_in=149 intf_0_qpll1_refclk_in=148 834 1072 0 0 0 PRODUCTION 1.30 05-03-2022
xqzu28dr ffre1156 2 gt_v1_0__conf_38 PICXO Duplex 1 1 12G-SDI true 40 40 1 2 1 2 40 40 1 1 1 1 40 40 1 1 2 2 2 2 40 40 2 2 drpclk_in=100 intf_0_qpll0_refclk_in=149 intf_0_qpll1_refclk_in=148 836 1072 0 0 0 PRODUCTION 1.30 05-03-2022
xczu5ev sfvc784 1 gt_v1_0__conf_39 PICXO Duplex 1 1 3G-SDI true 20 20 2 1 2 1 20 20 2 2 2 2 20 20 2 2 1 1 1 1 20 20 1 1 drpclk_in=100 intf_0_qpll0_refclk_in=149 intf_0_qpll1_refclk_in=148 866 1052 0 0 0 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.